![[ICO]](/icons/blank.gif) | Name | Last modified | Size | Description |
|
![[PARENTDIR]](/icons/back.gif) | Parent Directory | | - | |
![[ ]](/icons/layout.gif) | 45-Energy-Efficient-Refreshing.pdf | 2022-12-31 19:06 | 1.8M | |
![[ ]](/icons/layout.gif) | 44-Self-Refreshable-Bit-Cell.pdf | 2023-02-18 08:19 | 1.0M | |
![[ ]](/icons/layout.gif) | 43-Resource-allocation.pdf | 2021-04-13 06:59 | 6.6M | |
![[ ]](/icons/layout.gif) | 42-Shielding-Process-Variations.pdf | 2019-10-31 01:56 | 1.4M | |
![[ ]](/icons/layout.gif) | 41-Rooted-Trees-Optimization.pdf | 2019-02-15 16:16 | 2.0M | |
![[ ]](/icons/layout.gif) | 40-Refreshing-Queue-CAEE.pdf | 2018-08-28 07:16 | 1.3M | |
![[ ]](/icons/layout.gif) | 39-Shielded-Ring-Oscillator.pdf | 2018-09-03 06:44 | 2.2M | |
![[ ]](/icons/layout.gif) | 38-Refreshing-Queue-IEEETC.pdf | 2018-10-16 08:32 | 835K | |
![[ ]](/icons/layout.gif) | 37-Tapering-for-CLK-Tuning.pdf | 2017-07-28 06:12 | 1.8M | |
![[ ]](/icons/layout.gif) | 36-MBFF-Design-Optimization.pdf | 2017-03-31 14:28 | 2.2M | |
![[ ]](/icons/layout.gif) | 35-Opportunistic-Refresh.pdf | 2016-11-01 11:46 | 6.1M | |
![[ ]](/icons/layout.gif) | 34-Multi-Mode-Addition.pdf | 2016-06-23 05:52 | 7.7M | |
![[ ]](/icons/layout.gif) | 33-Interconnect-Shield-Tapering.pdf | 2016-08-04 07:27 | 736K | |
![[ ]](/icons/layout.gif) | 32-Weight-Allocation-in-Rooted-Trees.pdf | 2016-03-13 05:07 | 1.2M | |
![[ ]](/icons/layout.gif) | 31-Power-Supply-Noise-Reduction.pdf | 2016-08-16 06:34 | 13M | |
![[ ]](/icons/layout.gif) | 30-Covering-and-Clock-Gating.pdf | 2014-09-23 12:26 | 675K | |
![[ ]](/icons/layout.gif) | 29-DM2-Adder.pdf | 2015-02-09 15:15 | 1.9M | |
![[ ]](/icons/layout.gif) | 28-Hybrid-Adder.pdf | 2014-11-03 00:12 | 1.3M | |
![[ ]](/icons/layout.gif) | 27-MBFF-Matching-and-Covering.pdf | 2014-06-21 07:44 | 458K | |
![[ ]](/icons/layout.gif) | 26-Dual-Mode-Adder.pdf | 2014-06-11 06:52 | 1.9M | |
![[ ]](/icons/layout.gif) | 25-Multi-Layer-Wire-Spacing.pdf | 2014-11-03 11:04 | 2.3M | |
![[ ]](/icons/layout.gif) | 24-VLSI-Layout-Migration.pdf | 2015-03-28 08:00 | 2.5M | |
![[ ]](/icons/layout.gif) | 23-Cell-Based-Interconnect-Migration.pdf | 2014-01-04 08:17 | 2.9M | |
![[ ]](/icons/layout.gif) | 22-Look-Ahead-Gating.pdf | 2014-04-29 07:07 | 1.5M | |
![[ ]](/icons/layout.gif) | 21-NP-hardness-FF-Grouping.pdf | 2013-09-03 17:44 | 709K | |
![[ ]](/icons/layout.gif) | 20-Optimal-FF-Grouping.pdf | 2014-03-20 04:12 | 834K | |
![[ ]](/icons/layout.gif) | 19-Planar-To-Fin.pdf | 2013-11-19 05:47 | 4.7M | |
![[ ]](/icons/layout.gif) | 18-Adaptive-Clock-Gating.pdf | 2012-09-05 18:58 | 1.5M | |
![[ ]](/icons/layout.gif) | 17-PwrDlyComplexity.pdf | 2012-02-07 11:14 | 3.9M | |
![[ ]](/icons/layout.gif) | 16-Well-Solvable-QAP-for-Interconnect.pdf | 2012-01-21 09:26 | 1.0M | |
![[ ]](/icons/layout.gif) | 15-Wiener-Max-QAP.pdf | 2011-07-07 14:21 | 378K | |
![[ ]](/icons/layout.gif) | 14-LOP-and-VLSI-Interconnects.pdf | 2011-10-16 05:39 | 332K | |
![[ ]](/icons/layout.gif) | 13-DynProgWireSize.pdf | 2010-09-30 18:23 | 417K | |
![[ ]](/icons/layout.gif) | 12-PowerDelayOpt.pdf | 2009-08-31 03:56 | 3.5M | |
![[ ]](/icons/layout.gif) | 11-OptimalOrderingPower.pdf | 2008-10-12 14:13 | 3.0M | |
![[ ]](/icons/layout.gif) | 10-OptimalOrderingTiming.pdf | 2007-12-12 12:46 | 939K | |
![[ ]](/icons/layout.gif) | 09-OptimalSizing.pdf | 2007-12-12 12:50 | 678K | |
![[ ]](/icons/layout.gif) | 08-RowCell.pdf | 2007-12-20 15:36 | 566K | |
![[ ]](/icons/layout.gif) | 07-PathAverage.pdf | 2007-12-24 09:20 | 1.0M | |
![[ ]](/icons/layout.gif) | 06-BalancedBlock.pdf | 2007-12-24 09:21 | 1.2M | |
![[ ]](/icons/layout.gif) | 05-CMOScellDepthFirst.pdf | 2007-12-24 15:35 | 722K | |
![[ ]](/icons/layout.gif) | 04-OptimalAspectRatio.pdf | 2007-12-20 16:06 | 776K | |
![[ ]](/icons/layout.gif) | 03-FloorplanPlanarLayout.pdf | 2007-12-20 15:45 | 1.2M | |
![[ ]](/icons/layout.gif) | 02-ConstructiveBlock.pdf | 2007-12-20 16:09 | 706K | |
![[ ]](/icons/layout.gif) | 01-CMOScellOptimalCahining.pdf | 2007-12-24 15:38 | 1.3M | |
|